Design of Low Leakage High Temperature Digital Cell Libraries: a Leakage Reduction Approach Using Stacked Transistors - Singaravelan Viswanathan Dr.chris Hutchens - Bøker - VDM Verlag - 9783639006162 - 20. mai 2008
Ved uoverensstemmelse mellom cover og tittel gjelder tittel

Design of Low Leakage High Temperature Digital Cell Libraries: a Leakage Reduction Approach Using Stacked Transistors

Singaravelan Viswanathan Dr.chris Hutchens

Pris
Mex$ 1.088

Bestillingsvarer

Forventes levert 3. - 14. jul
Legg til iMusic ønskeliste
Eller

Design of Low Leakage High Temperature Digital Cell Libraries: a Leakage Reduction Approach Using Stacked Transistors

In today's world of semiconductors, the demand for reliable and power efficient high temperature electronic circuits that operate at temperatures in excess of 200C has been increasing. High temperature electronics find application in automotive, aviation and down-hole oil well drilling and monitoring circuits. Leakage currents are very high in such harsh environments and limit the operating range of these circuits. A novel approach of reducing leakage currents by using stacked transistors has been proposed in this book. As design complexity has been increasing day by day, laying out the circuits by hand is cumbersome and time-consuming process. Hence a custom ASIC cell library approach is preferred to reduce design time and shorten the time to market. This book analyses the advantages of SOI technology at high temperatures, the various leakage mechanisms and the stacked transistor approach to leakage reduction and also presents an overview of cell library design guidelines and timing characterization models. The book will be of interest to researchers and circuit designers in the area of high temperature electronics looking to build robust and power-efficient circuits.

Media Bøker     Pocketbok   (Bok med mykt omslag og limt rygg)
Utgitt 20. mai 2008
ISBN13 9783639006162
Utgivere VDM Verlag
Antall sider 72
Mål 113 g
Språk Engelsk