Analysis and Design of a Dram Cell for Low Leakage: Process Level Techniques for Leakage Reduction - Arun Kumar - Bøker - LAP Lambert Academic Publishing - 9783838339436 - 23. juni 2010
Ved uoverensstemmelse mellom cover og tittel gjelder tittel

Analysis and Design of a Dram Cell for Low Leakage: Process Level Techniques for Leakage Reduction

Pris
NOK 479

Bestillingsvarer

Forventes levert 24. des - 1. jan 2026
Julegaver kan byttes frem til 31. januar
Legg til iMusic ønskeliste
eller

In Dynamic Random Access Memory, every cell experiences leakage current which consumes part of the stored charge. As the DRAM cell size is shrinking, the leakage is increasing. To maintain the desired data retention time, the leakage current must be kept within the acceptable limit. So, leakage reduction in memories is a topic of great challenge and interest in researchers. This book presents the analysis and design of a DRAM cell for low leakage. For the analysis, trench capacitor DRAM cell has been considered. For the design of trench capacitor DRAM cell, 0.18 ?m submicron nMOSFET as access transistor and the conventional trench capacitor as storage device have been considered. Various DRAM cell structures, leakage mechanisms in a DRAM cell and process-level techniques for leakage reduction have been reviewed. Process simulation and device simulation of DRAM cell have been done using the ATHENA/ATLAS packages of SILVACO. This book will help the beginners as the book reviews the previous work done by many researchers and provides the trends in DRAM cell designs, theoretical knowledge of leakage mechanisms in DRAM cell and process/device simulation of DRAM cell.

Media Bøker     Pocketbok   (Bok med mykt omslag og limt rygg)
Utgitt 23. juni 2010
ISBN13 9783838339436
Utgivere LAP Lambert Academic Publishing
Antall sider 56
Mål 225 × 3 × 150 mm   ·   102 g
Språk Tysk  

Mer med Arun Kumar

Vis alle